## Summary of previous lectures

- computer architecture
  - = instruction set architecture + machine organisation
- $CPI = \sum (CPI_i \times instr. count_i) / (\sum instr. count_i)$
- minimise: exe. time = instr. 

  | cycle time | count | x | CPI | x | cycle time |
- CISC:  $\begin{vmatrix} instr. \\ count \end{vmatrix}$   $\begin{vmatrix} code \\ size \end{vmatrix}$   $\begin{vmatrix} CPI \end{vmatrix}$   $\begin{vmatrix} cycle \\ time \end{vmatrix}$ RISC:  $\begin{vmatrix} instr. \\ count \end{vmatrix}$   $\begin{vmatrix} code \\ size \end{vmatrix}$   $\begin{vmatrix} CPI \end{vmatrix}$   $\begin{vmatrix} cycle \\ time \end{vmatrix}$

## Computer arithmetic

(3rd Ed: p.160-175, Apx. B; 4th Ed: p.224-229, Apx. C.5; 5th Ed: p.178-182, Apx. B)

- two's complement: signed integer representation
- e.g.  $1011_{2C} = (1 \times -2^3) + (0 \times 2^2) + (1 \times 2^1) + (1 \times 2^0) = -5_{ten}$
- n-bit: range  $(-2^{n-1})$  ..  $(2^{n-1}-1)$
- sign extension:  $1011_{2C} = 1111011_{2C}$
- overflow: A, B > 0,  $A+B \le 0$ A, B < 0,  $A+B \ge 0$
- in MIPS: slt, slti work with two's complement sltu, sltiu work with unsigned representation (do not cause exception when overflow)

## Logical operations

- shift left logical
  - **sll** \$10, \$16, 8 # reg10 = reg16 « 8 bits
  - reg16 0..000000001101
  - reg10 0..011010000000

20 bits introduce zeros

format



- shift left logical variable (sllv): shamt in register source1
- right shifts: srl, srlv, sra (sign-extend high order bits)
- bitwise: or, and, ori, andi

# **ALU** building blocks

• and, or, inv, mux





• ALU: Arithmetic Logic Unit n=32 for MIPS



• bit-level realisation: hierarchical, regular structure

# Bit-wise logical / selection operations

• and, or, ...



• selector / multiplexor



### Add / subtract



- subtractor: a-b
  - $-(\sum 2^{i} \times b_{i}) + (\sum 2^{i} \times \overline{b}_{i}) = -1$  e.g.  $0101_{2} \oplus 1010_{2} = 1111_{2} = -1_{10}$
  - $(\sum 2^{i} \times a_{i}) (\sum 2^{i} \times b_{i}) = (\sum 2^{i} \times a_{i}) + (\sum 2^{i} \times \overline{b}_{i}) + 1$

i.e. invert b bitwise and set  $C_{in} = 1$  for adder

# Deriving ALU cell by interleaving components

• group components together to form larger repeated unit



• the dotted boxes have the same function and interface the dotted boxes have the same function and interface the same functio

## Selecting ALU operation

- programmable inverter for b<sub>i</sub> (using xor)
- connecting mux in series



- d<sub>0</sub>d<sub>1</sub>: 00 and, 01 or, 10 add, 11 subtract
- detecting overflow: exercise



## **Comparison operations**

- slt: set on less than, if a < b then 1 else 0
- if a < b, a-b < 0, so MSB of (a-b) is 1
- implementation
  - provide additional input to each cell
  - LSB input from MSB ALUb output, other inputs set to 0
  - include additional mux in cell for selection
  - to select slt, s=0,  $d_0=1$ ,  $d_1=1$



### **Zero detector**

- beq, bne: test a=b or a-b=0
- include another gate to test if output zero



• summary:  $s d_0 d_1$  011 100 101 110 111 function: set on and or add subtract less than

#### **Performance estimation**

- clocked circuit: no combinational loops
- speed limited by propagation delay through the slowest combinational path
- slowest path: usually carry path
- clock rate: approx. 1/(delay of slowest path) assuming
  - edge-triggered design
  - flip-flop propagation delay, set-up time, clock skew etc.
     negligible (see 3<sup>rd</sup> Ed: B.7, B.11; 4<sup>th</sup> Ed: C.7, C.11)

### **Fast addition**

- carry select
  - compute both zero-carry-in and one-carry-in after n stages
  - e.g. 8 bits: use three 4-bit ripple carry adders



- other possibilities
  - carry-lookahead adder
  - conditional-sum adder